Jurnal Elektronika dan Telekomunikasi
Vol 16, No 1 (2016)

Design and Realization of FIR Filter for Inter Satellite Link at 50-90 MHZ Frequency using FPGA

Yuyu Wahyu (Indonesian Institute of Sciences)
Ken Paramayudha (Indonesian Institutes of Sciences)
Lutfi Jamil Setiawan (Telkom University)
Heroe Wijanto (Telkom University)
M. Shiddiq S.H (Bandung Institute of Technology (ITB))



Article Info

Publish Date
15 Dec 2016

Abstract

In this paper, design and realization of FIR filter with a bandwidth of 40 MHz at 50-90 MHz frequency has been proposed. The design was destined to be implemented on the Inter Satellite Links (ISL). This kind of filter had been selected due to a need in linear phase responseon the ISL data communication. Equiripple method was used to design the filter becauseof its reliability in minimizing the magnitude errors. The design of this FIR filter was conducted with theoretical calculation and simulation using the R2012b Matlab. For the implementation, FPGA was used with a VHDL as the programming language with a help of Xilinx ISE Design Suite 14.5. Simulation results in Matlab and Simulink indicated that the filter design could be well implemented on ISL at frequency of 50 MHz - 90 MHz with stopband of 60 db. The phase responseresult of the realized design is quite linear so that the filter is suitable for data communication on the ISL.

Copyrights © 2016






Journal Info

Abbrev

jet

Publisher

Subject

Electrical & Electronics Engineering Engineering

Description

Jurnal Elektronika dan Telekomunikasi (JET) is an open access, a peer-reviewed journal published by Research Center for Electronics and Telecommunication - Indonesian Institute of Sciences. We publish original research papers, review articles and case studies on the latest research and developments ...